Title :
4-2 Compressor Design with New XOR-XNOR Module
Author :
Kumar, Sudhakar ; Kumar, Manoj
Author_Institution :
Dept. of Electron. & Commun. Eng., Guru Jambheshwar Univ. of Sci. & Technol., Hissar, India
Abstract :
In this paper, a low-power high speed 4-2 compressor circuit is proposed for fast digital arithmetic integrated circuits. The 4-2 compressor has been widely employed for multiplier realizations. Based on a new exclusive OR (XOR) and exclusive NOR (XNOR) module, a 4-2 compressor circuit has been designed. Proposed circuit shows power consumption variation in the range of 718.72 pW to 3357.40 pW. Maximum output delay of the circuit presents variation in the range of 43.83 ps to 27.74 ps. Further, power-delay product (PDP) of circuit is varying from 315.01×10-22(J) to 931.34×10-22(J) with change in supply voltage from 1.8V to 3.3V. Power consumption, delay and PDP of proposed 4-2 compressor circuit have been compared with earlier reported circuits and proposed circuit is proven to have the minimum power consumption and the lowest delay. Simulations have been performed by using SPICE based on TSMC 0.18μm CMOS technology.
Keywords :
CMOS logic circuits; SPICE; circuit simulation; digital arithmetic; logic design; low-power electronics; power aware computing; 4-2 compressor design; PDP; SPICE simulations; TSMC CMOS technology; XOR-XNOR module; exclusive NOR module; exclusive OR module; fast digital arithmetic integrated circuits; low-power high speed 4-2 compressor circuit; maximum output delay; multiplier realizations; power consumption variation; power-delay product; size 0.18 mum; voltage 1.8 V to 3.3 V; Adders; CMOS integrated circuits; Delays; Image coding; Multiplexing; Power demand; Transistors; 4-2 compressor; CMOS; full adder; power delay product (PDP);
Conference_Titel :
Advanced Computing & Communication Technologies (ACCT), 2014 Fourth International Conference on
Conference_Location :
Rohtak
DOI :
10.1109/ACCT.2014.36