Title :
Complementary-LVTSCR ESD protection circuit for submicron CMOS VLSI/ULSI
Author :
Ker, Ming-Dou ; Wu, Chung-Yu ; Chang, Hun-Hsien
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
4/1/1996 12:00:00 AM
Abstract :
There is one LVTSCR device merged with short-channel NMOS and another LVTSCR device merged with short-channel PMOS in a complementary style to offer effective and direct ESD discharging paths from the input or output pads to VSS and VDD power lines. The trigger voltages of LVTSCR devices are lowered to the snapback-breakdown voltages of short-channel NMOS and PMOS devices. This complementary-LVTSCR ESD protection circuit offers four different discharging paths to one-by-one bypass the four modes of ESD stresses at the pad, so it can effectively avoid unexpected ESD damage on internal circuits. Experimental results show that it provides excellent ESD protection capability in a smaller layout area as compared to the conventional CMOS ESD protection circuit. The device characteristics under a high-temperature environment of up to 150°C are also experimentally investigated to guarantee the safety of this proposed ESD protection circuit.
Keywords :
CMOS integrated circuits; ULSI; VLSI; electrostatic discharge; integrated circuit layout; protection; thyristor circuits; 150 C; ESD discharging paths; ESD protection capability; VDD power lines; VSS power lines; complementary-LVTSCR ESD protection circuit; high-temperature environment; input pads; layout area; output pads; safety; short-channel NMOS; short-channel PMOS; snapback-breakdown voltages; submicron CMOS VLSI/ULSI; trigger voltages; Circuits; Electrostatic discharge; Internal stresses; MOS devices; Protection; Safety devices; Ultra large scale integration; Variable structure systems; Very large scale integration; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.1996.1210725