Title :
High-Performance Low-Power Selective Precharge Schemes for Address Decoders
Author :
Turi, Michael A. ; Delgado-Frias, José G.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA
Abstract :
Two novel address decoder schemes using selective precharging are presented and analyzed in this paper. These schemes, the AND-NOR and sense amplifier (sense-amp) decoders, are compared to the NOR decoder using 90-nm CMOS technology. The sense-amp decoder dissipates between 29.5% and 50.1% and the AND-NOR decoder dissipates between 73.7% and 104.4% of the energy dissipated by the NOR decoder. The delay of the Sense-Amp decoder is 69.2% and the delay of the AND-NOR decoder is 80.8% of the nor decoder delay.
Keywords :
CMOS integrated circuits; amplifiers; codecs; decoding; AND-NOR decoder; CMOS technology; address decoder schemes; low-power selective precharge schemes; selective precharging; sense amplifier decoders; sense-amp decoders; size 90 nm; Address decoder; high performance; selective precharge; sense amplifier (Sense-Amp);
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2008.923435