DocumentCode :
1233734
Title :
A Symbol-Rate Timing Synchronization Method for Low Power Wireless OFDM Systems
Author :
Yu, Jui-Yuan ; Chung, Ching-Che ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
Volume :
55
Issue :
9
fYear :
2008
Firstpage :
922
Lastpage :
926
Abstract :
This work addresses power reduction and performance improvement for wireless orthogonal frequency-division multiplexing (OFDM) systems using a dynamic sample-timing controller (DSTC) and phase-tunable clock generator (PTCG). The receiver, applying the proposed DSTC algorithm, searches for the optimal sampling phase at the symbol rate, instead of the Nyquist rate (or higher), to reduce the extra power consumed in high-rate operations. The proposed PTCG circuits provide the desired clock phase for optimum sampling to improve system performance. Both the DSTC and the PTCG are evaluated in a multiband OFDM (MB-OFDM) ultra-wide-band system. Simulation results indicate that the overall system performance is improved by 1.7-dB signal-to-noise ratio at a packet error rate of 8% and the total baseband power is reduced by 40%.
Keywords :
OFDM modulation; clocks; low-power electronics; sampling methods; synchronisation; ultra wideband communication; DSTC algorithm; PTCG circuit; dynamic sample-timing controller; low power wireless OFDM system; optimal sampling method; orthogonal frequency-division multiplexing; phase-tunable clock generator; symbol-rate timing synchronization method; ultra-wide-band system; Dynamic sample-timing controller (DSTC); orthogonal frequency-division multiplexing (OFDM); phase-tunable clock generator (PTCG); synchronization; ultra-wide-band;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2008.923405
Filename :
4530760
Link To Document :
بازگشت