DocumentCode :
1233749
Title :
Characterization of Single-Electron Tunneling Transistors for Designing Low-Power Embedded Systems
Author :
Zhu, Changyun ; Gu, Zhengyu Peter ; Dick, Robert P. ; Li Shang ; Knobel, Robert G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, ON
Volume :
17
Issue :
5
fYear :
2009
fDate :
5/1/2009 12:00:00 AM
Firstpage :
646
Lastpage :
659
Abstract :
Minimizing power consumption is vitally important in embedded system design; power consumption determines battery lifespan. Ultra-low-power designs may even permit embedded systems to operate without batteries by scavenging energy from the environment. Moreover, managing power dissipation is now a key factor in integrated circuit packaging and cooling. As a result, embedded system price, size, weight, and reliability are all strongly dependent on power dissipation. Recent developments in nanoscale devices open new alternatives for low-power embedded system design. Among these, single-electron tunneling transistors (SETs) hold the promise of achieving the lowest power consumption. Unfortunately, most analysis of SETs has focused on single devices instead of architectures, making it difficult to determine whether they are appropriate for low-power embedded systems. Evaluating the use of SETs in large-scale digital systems requires novel architectural and circuit design. SET-based design imposes numerous challenges resulting from low driving strength, relatively large static power consumption, and the presence of reliability problems resulting from random background charge effects. We propose a fault-tolerant, hybrid SET/CMOS, reconfigurable architecture, named IceFlex, that can be tailored to specific requirements and allows tradeoffs among power consumption, performance requirements, operation temperature, fabrication cost, and reliability. Using IceFlex as a testbed, we characterize the benefits and limitations of SETs in embedded system designs. In particular, we focus on the use of SETs in room-temperature ultra-low-power embedded systems such as wireless sensor network nodes. We also consider high-performance applications such as multimedia consumer electronics. We see this work as a first step in determining the potential of ultra-low-power embedded system design using SETs.
Keywords :
CMOS integrated circuits; cooling; embedded systems; fault tolerance; integrated circuit packaging; low-power electronics; single electron transistors; battery lifespan; fault-tolerant architecture; hybrid SET-CMOS architecture; integrated circuit cooling; integrated circuit packaging; large-scale digital system; low-power embedded system design; power dissipation management; reliability; single-electron tunneling transistor; Embedded system; high-performance computing; low-power design; nanotechnology; reconfigurable architecture; reliability; single-electron tunneling transistor (SET);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2009013
Filename :
4813196
Link To Document :
بازگشت