DocumentCode :
1236088
Title :
High-performance Nb integrated circuit process fabrication
Author :
Murduck, J.M. ; Kirschenbaum, A. ; Mayer, A. ; Morales, V. ; Lavoie, C.
Author_Institution :
Northrop Grumman Adv. Technol. Center, Baltimore, MD, USA
Volume :
13
Issue :
2
fYear :
2003
fDate :
6/1/2003 12:00:00 AM
Firstpage :
87
Lastpage :
90
Abstract :
For the last 15 years, Nb-based digital circuits were fabricated with 1-2 kA/cm2 junctions. However, use of high critical current density Nb junctions coupled with state-of-the-art photolithographic tools greatly reduced parasitic capacitance and increase circuit speed. Our 150 mm-wafer integrated circuit process uses 6 kA/cm2 junctions by following a hybrid approach to both optimize wafer throughput and maintain the critical aspects of device fabrication uniformity and reproducibility. Junctions with area less than 0.25 sq.μm are defined using an in-house production electron-beam system. Other process layers not requiring such resolution are defined with an in-house i-line optical stepper allowing line pitch down to 1 μm and layer-to-layer alignment of less than 80 nm. To avoid circuit-limiting parasitic inductance, a chemical mechanical polishing technique is introduced that enables low-inductance ´outside´ contacts to our Josephson junctions. In addition, the judicious use of planarization in a fabrication process to decrease circuit inductance are addressed.
Keywords :
capacitance; chemical mechanical polishing; digital integrated circuits; electron beam lithography; inductance; integrated circuit packaging; integrated circuit technology; niobium; planarisation; superconducting integrated circuits; ultraviolet lithography; 1 micron; 150 mm; CMP technique; Josephson junctions; Nb; Nb IC process fabrication; Nb-based digital circuits; chemical mechanical polishing technique; high critical current density Nb junctions; high-performance IC process fabrication; in-house i-line optical stepper; in-house production electron-beam system; parasitic capacitance reduction; parasitic inductance; photolithographic tools; planarization; superconducting ICs; wafer throughput; Coupling circuits; Critical current density; Digital circuits; Hybrid integrated circuits; Hybrid junctions; Inductance; Niobium; Optical device fabrication; Parasitic capacitance; Throughput;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2003.813651
Filename :
1211548
Link To Document :
بازگشت