DocumentCode :
1237119
Title :
Design of testable VLSI circuits with minimum area overhead
Author :
Chalasani, Prasad R. ; Bhawmik, Sudipta ; Acharya, Anurag ; Palchaudhuri, P.
Author_Institution :
Dept. of Comput. Sci., Carnegie-Mellon Univ., Pittsburgh, PA, USA
Volume :
38
Issue :
10
fYear :
1989
fDate :
10/1/1989 12:00:00 AM
Firstpage :
1460
Lastpage :
1462
Abstract :
One of the techniques used to tackle the increasing complexity of testing VLSI circuits is to incorporate built-in self-test (BIST) structures. However, incorporation of such BIST structures calls for increased area overhead due to additional logic gates and interconnections. It is very important to keep this area overhead to a minimum. The authors present a simple graph model of the area overhead minimization problem, for circuits into which BIST modifications are to be incorporated. Although the graph model does not account for a mixed type of BIST structure usage, it can be extended to include them at the cost of increased complexity
Keywords :
VLSI; automatic testing; integrated logic circuits; logic testing; built-in self-test; graph model; interconnections; logic gates; testable VLSI; Algorithm design and analysis; Automatic testing; Built-in self-test; Circuit testing; Design for testability; Galois fields; Integrated circuit interconnections; Propulsion; Registers; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.35841
Filename :
35841
Link To Document :
بازگشت