Title :
Implementation of phase-mode arithmetic elements for parallel signal processing
Author :
Onomi, Takeshi ; Horima, Yohei ; Kobori, Masayuki ; Shimizu, Itsuhei ; Nakajima, Koji
Author_Institution :
Lab. for Electron. Intelligent Syst., Tohoku Univ., Sendai, Japan
fDate :
6/1/2003 12:00:00 AM
Abstract :
We report the preliminary designs and the experimental results of high-speed digital processing elements based on phase-mode logic circuits. The core cell of these elements is a bit-serial adder cell consisting of the ICF gate which is the basic gate of phase-mode logic. Our main target is the application of the logic circuits to Digital Signal Processing. The basic arithmetic operations of DSP are a multiplication and an addition. Basic concept of the phase-mode pipelined parallel multiplier has been proposed previously. We design a 2 × 2 AND array block and a 2-bit ripple-carry adder for the primitive parallel pipelined multiplier and also a 2-bit subtractor with a pipelined structure. These processing elements have been fabricated using NEC standard 2.5 kA/cm2 Nb/AlOx/Nb process. The low-speed test results of these elements show correct operations. Numerical simulations show that a carry save adder (a 2-bit ripple carry adder) can operate over 10 GHz. We also discuss the prospects of large-scale SFQ DSP based on Nb junction technology.
Keywords :
adders; carry logic; multiplying circuits; pipeline arithmetic; superconducting logic circuits; 2 bit; AND array block; ICF gate; Nb-AlOx-Nb; Nb/AlOx/Nb; bit-serial adder cell; carry save adder; parallel signal processing; phase-mode arithmetic elements; pipelined parallel multiplier; ripple-carry adder; single flux quantum; subtractor; Adders; Arithmetic; Digital signal processing; Logic circuits; Logic gates; National electric code; Niobium; Numerical simulation; Signal processing; Testing;
Journal_Title :
Applied Superconductivity, IEEE Transactions on
DOI :
10.1109/TASC.2003.813952