DocumentCode :
123887
Title :
Design Space Exploration in an FPGA-Based Software Defined Radio
Author :
Gautier, M. ; Ouedraogo, Ganda Stephane ; Sentieys, Olivier
Author_Institution :
INRIA, Univ. of Rennes, Lannion, France
fYear :
2014
fDate :
27-29 Aug. 2014
Firstpage :
22
Lastpage :
27
Abstract :
The FPGA (Field Programmable Gate Array) technology is expected to play a key role in the development of Software Defined Radio (SDR) platforms. To this aim, leveraging the nascent High-Level Synthesis (HLS) tools, a design flow from high-level specifications to Register-Transfer Level (RTL) description can be thought. Based on such a flow, this paper describes the Design Space Exploration (DSE) that can be achieved using loop optimizations. The mainstream objective is to demonstrate the compile-time flexibility of an architecture when associated with a reconfigurable platform. Throughout both IEEE 802.15.4 and IEEE 802.11g waveform examples, we show how the FPGA resources can be tuned according to a targeted throughput.
Keywords :
field programmable gate arrays; optimisation; software radio; DSE; FPGA-based software defined radio throughput; HLS tool; RTL; SDR platform; compile-time flexibility; design space exploration; field programmable gate array technology; high-level synthesis tool; loop optimization; reconfigurable platform; register-transfer level; DSL; Estimation; Field programmable gate arrays; IEEE 802.15 Standards; IP networks; Table lookup; Throughput; Design Space Exploration; Field Programmable Gate Array (FPGA); High- Level Synthesis (HLS); Software Defined Radio (SDR);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2014 17th Euromicro Conference on
Conference_Location :
Verona
Type :
conf
DOI :
10.1109/DSD.2014.44
Filename :
6927222
Link To Document :
بازگشت