DocumentCode :
1239690
Title :
On the number of tests to detect all path delay faults in combinational logic circuits
Author :
Pomeranz, Lrith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Volume :
45
Issue :
1
fYear :
1996
fDate :
1/1/1996 12:00:00 AM
Firstpage :
50
Lastpage :
62
Abstract :
The problems involved in handling large numbers of path delay faults were alleviated in previous works, by developing fault simulation and test generation procedures that do not require paths to be explicitly considered. Thus, the methods developed allow the set of all path delay faults to be targeted during test generation and fault simulation. With the problems related to the number of paths removed, a new limiting factor in test generation for path delay faults is revealed, namely, the number of tests required to detect all path delay faults. In this work, the problems related to the number of tests are investigated. A procedure for computing a lower bound on the number of tests is described, and methods for synthesizing circuits with reduced lower bounds on the numbers of tests are developed. Experimental results are presented to demonstrate various aspects of the problem
Keywords :
combinational circuits; delays; logic testing; combinational logic circuits; fault simulation; path delay faults; reduced lower bounds; test generation; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Delay estimation; Electrical fault detection; Fault detection; Hardware; Logic testing; Propagation delay;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.481486
Filename :
481486
Link To Document :
بازگشت