DocumentCode :
123980
Title :
Majority Logic Synthesis for Spin Wave Technology
Author :
Zografos, Odysseas ; Amaru, Luca ; Gaillardon, Pierre-Emmanuel ; Raghavan, Praveen ; De Micheli, G.
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2014
fDate :
27-29 Aug. 2014
Firstpage :
691
Lastpage :
694
Abstract :
Spin Wave Devices (SWDs) are promising beyond-CMOS candidates. Unlike traditional charge-based technologies, SWDs use spin as information carrier that propagates in waves. In this scenario, the logic primitive for computation is the majority gate. The majority gate has a greater expressive power than standard NAND/NOR gates, allowing SWD circuits to be more compact than CMOS, already at the logic level. Also, because there is not charge carrier transport, SWDs are estimated to have ultra-low power consumption. However, in order to exploit this opportunity, a native majority synthesis methodology is needed to fit the SWD technology needs. In this paper, we employ Majority-Inverter Graphs (MIGs) to naturally represent and synthesize SWD circuits. Thanks to the correspondence between the functionality of SWD primitive gates and MIG elements, MIG optimization intrinsically aims at minimum cost SWD implementations. Experimental results over MCNC benchmarks validate the efficiency of MIGs in SWD synthesis. As compared to traditional AND-Inverter Graph (AIG) synthesis, MIGs generate, on average, SWD circuits with 1.30X smaller area-delay-power product (ADP), improving their delay performance by 18%.
Keywords :
CMOS logic circuits; NAND circuits; graphs; invertors; logic gates; optimisation; spin waves; ADP; AIG synthesis; AND-inverter graph synthesis; MCNC benchmark; MIG; SWD circuit; area-delay-power product; charge carrier transport; charge-based technology; information carrier; majority logic synthesis; majority-inverter graph; optimization; spin wave device; standard NAND-NOR gate; ultralow power consumption; wave propagation; Benchmark testing; CMOS integrated circuits; CMOS technology; Delays; Inverters; Logic gates; Optimization; majority synthesis; spin wave devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2014 17th Euromicro Conference on
Conference_Location :
Verona
Type :
conf
DOI :
10.1109/DSD.2014.99
Filename :
6927315
Link To Document :
بازگشت