DocumentCode :
124036
Title :
Rapid codesign of a soft vector processor and its compiler
Author :
Naylor, Matthew ; Moore, Simon W.
Author_Institution :
Comput. Lab., Univ. of Cambridge, Cambridge, UK
fYear :
2014
fDate :
2-4 Sept. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Despite a decade of activity in the development of soft vector processors for FPGAs, high-level language support remains thin. We attribute this problem to a design method in which the high-level vector programming interface is only really considered once the processor architecture has been perfected, by which point the designer may be committed to the time-consuming development of a complicated compiler. In this paper, we present the codesign of a soft vector processor and a lightweight compiler, which together lift the level of abstraction for the programmer while allowing a rapid compiler implementation phase.We demonstrate the effectiveness of our approach on a range of applications from digital signal processing, neuroscience, and machine learning.
Keywords :
hardware-software codesign; program compilers; vector processor systems; codesign; digital signal processing; hardware-software codesign; high-level vector programming interface; lightweight compiler; machine learning; neuroscience; processor architecture; soft vector processor; Field programmable gate arrays; Hardware; Kernel; Programming; Registers; Vector processors; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2014 24th International Conference on
Conference_Location :
Munich
Type :
conf
DOI :
10.1109/FPL.2014.6927425
Filename :
6927425
Link To Document :
بازگشت