DocumentCode :
124050
Title :
Configuration approaches to improve computing efficiency of coarse-grained reconfigurable multimedia processor
Author :
Chen Yang ; Leibo Liu ; Yansheng Wang ; Shouyi Yin ; Peng Cao ; Shaojun Wei
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
fYear :
2014
fDate :
2-4 Sept. 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes three configuration approaches to improve computing efficiency of a coarse-grained reconfigurable array, including input data relocation, line-based context switching, and loop interval minimization. These proposed approaches fully exploit the parallelism and pipelining of the reconfigurable array, which reduce interval latency when switching the configuration contexts, and therefore greatly enhance computing efficiency. These proposed techniques are used in a coarse-grained reconfigurable multimedia system (REMUS). Measured results show that, owing to the proposed approaches, REMUS can achieve 1080p@30fps performance for H.264 high profile video decoding under 200MHz working frequency. When normalized to the same technology, REMUS outperforms XPP-III 6.98x in energy efficiency.
Keywords :
decoding; multimedia computing; parallel processing; pipeline processing; video coding; H.264 high profile video decoding; REMUS; coarse-grained reconfigurable array; coarse-grained reconfigurable multimedia processor; coarse-grained reconfigurable multimedia system; computing efficiency; configuration approaches; energy efficiency; input data relocation; interval latency reduction; line-based context switching; loop interval minimization; reconfigurable array parallelism; reconfigurable array pipelining; Arrays; Clocks; Context; Decoding; Pipelines; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2014 24th International Conference on
Conference_Location :
Munich
Type :
conf
DOI :
10.1109/FPL.2014.6927439
Filename :
6927439
Link To Document :
بازگشت