DocumentCode :
124115
Title :
Towards dark silicon era in FPGAs using complementary hard logic design
Author :
Ahari, Ali ; Khaleghi, Bahador ; Ebrahimi, Zahra ; Asadi, Hamed ; Tahoori, Mehdi B.
Author_Institution :
Dept. of Comput. Eng., Sharif Univ. of Technol., Tehran, Iran
fYear :
2014
fDate :
2-4 Sept. 2014
Firstpage :
1
Lastpage :
6
Abstract :
While the transistor density continues to grow exponentially in Field-Programmable Gate Arrays (FPGAs), the increased leakage current of CMOS transistors act as a power wall for the aggressive integration of transistors in a single die. One recently trend to alleviate the power wall in FPGAs is to turn off inactive regions of the silicon die, referred to as dark silicon. This paper presents a reconfigurable architecture to enable effective fine-grained power gating of unused Logic Blocks (LBs) in FPGAs. In the proposed architecture, the traditional soft logic is replaced with Mega Cells (MCs), each consists of a set of complementary Generic Reconfigurable Hard Logic (GRHL) and a conventional Look-Up Table (LUT). Both GRHL cells and LUTs can be power gated and turned off by controlling configuration bits. In the proposed MC, only one cell is active and the others are turned off. Experimental results on MCNC benchmark suite reveal that the proposed architecture reduces the critical path delay, power, and Power Delay Product (PDP) of LBs up to 5.3%, 30.4%, and 28.8% as compared to the equivalent LUT-based architecture.
Keywords :
CMOS logic circuits; elemental semiconductors; field programmable gate arrays; leakage currents; logic design; reconfigurable architectures; silicon; table lookup; FPGA; GRHL; LUT; MCNC benchmark suite; complementary hard logic design; critical path delay; dark silicon era; field programmable gate arrays; fine grained power gating; generic reconfigurable hard logic; leakage current; logic blocks; look-up table; mega cells; power delay product; power wall; reconfigurable architecture; soft logic; transistor density; Benchmark testing; Delays; Iron; Logic gates; Silicon; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2014 24th International Conference on
Conference_Location :
Munich
Type :
conf
DOI :
10.1109/FPL.2014.6927504
Filename :
6927504
Link To Document :
بازگشت