Title :
A
PLL-Based Spread-Spectrum Clock Generator With a Ditherless Fractional Topology
Author :
Yang, Ching-Yuan ; Chang, Chih-Hsiang ; Wong, Wen-Ger
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Hsing Univ., Taichung
Abstract :
A triangular-modulated spread-spectrum clock generator using a Delta-Sigma-modulated fractional-N phase-locked loop (PLL) is presented. The PLL employs a multiphase divider to implement the modulated fractional counter with increased Delta-Sigma operation speed. In addition, the phase mismatching error in the phase-interpolated PLL with multiphase clocks can be randomized, and finer frequency resolution is achievable. With a frequency modulation of 33 kHz, the measured peak power reduction is more than 11.4 dB under a deviation of plusmn0.37%. Without spread-spectrum clocking, the PLL generates 2.4-GHz output with 18.82-ps peak-to-peak jitter. After spread-spectrum operation, the measured up-spread and down-spread jitter can achieve 52.59 and 56.79 ps, respectively. The chip occupies 950 times 850 mum2 in 0.18-mum CMOS process and consumes 36 mW.
Keywords :
CMOS integrated circuits; frequency dividers; phase locked loops; sigma-delta modulation; CMOS; Delta-Sigma-modulated fractional-N phase-locked loop; ditherless fractional topology; frequency modulation; multiphase divider; phase mismatching error; spread-spectrum clock generator; $Delta{-}Sigma$ modulator; Fractional divider; fractional divider; fractional-$N$ phase-locked loop (PLL); fractional-N phase-locked loop; modulator; multiphase signals; phase interpolation; spread spectrum clock generation; spread-spectrum clock generation (SSCG);
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.926975