DocumentCode :
1242081
Title :
Quad-level bit-stream adders and multipliers with efficient FPGA implementation
Author :
Ng, C.W. ; Wong, N. ; Ng, T.S.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ., Kowloon
Volume :
44
Issue :
12
fYear :
2008
Firstpage :
722
Lastpage :
724
Abstract :
Novel adder and multiplier circuits for bit-stream signal processing customised for quad-level sigma-delta modulated signals are proposed. Compared with existing sorter-based quad-level sigma-delta adders and multipliers, the proposed implementation is more resource-efficient (>76% hardware savings) and faster (>93% higher clock frequency) when realised on state-of-the-art FPGA architecture featuring six- input look-up tables.
Keywords :
adders; field programmable gate arrays; multiplying circuits; sigma-delta modulation; table lookup; FPGA architecture; adder circuit; bit-stream signal processing; field programmable gate array; look-up table; multiplier circuit; quad-level sigma-delta modulated signal;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20080547
Filename :
4539000
Link To Document :
بازگشت