DocumentCode :
1243398
Title :
Two quadrant analogue squarer circuit based on MOS square-law characteristic
Author :
Craven, Michael P. ; Hayes-Gill, B.R. ; Curtis, K.M.
Author_Institution :
Dept. of Electr. & Electron. Eng., Nottingham Univ., UK
Volume :
27
Issue :
25
fYear :
1991
Firstpage :
2307
Lastpage :
2308
Abstract :
A novel analogue CMOS circuit is presented which performs the arithmetical squaring of a voltage, using the square-law characteristic of the MOS transistor in saturation. The core circuit is constructed from four identical building blocks, which are connected so as to eliminate all unwanted offset terms. Simulation results from HSPICE are presented where the circuit is used for doubling the frequency of a sinusoidal input.
Keywords :
CMOS integrated circuits; analogue computer circuits; linear integrated circuits; HSPICE; MOS square-law characteristic; MOS transistor in saturation; analogue CMOS circuit; arithmetical squaring; eliminate all unwanted offset terms; four identical building blocks; quadrant analogue squarer circuit; sinusoid frequency doubling; squaring of voltage signal;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19911429
Filename :
121330
Link To Document :
بازگشت