DocumentCode :
1245108
Title :
Suppression of the boron penetration induced dielectric degradation by using a stacked-amorphous-silicon film as the gate structure for pMOSFET
Author :
Wu, Shye Lin ; Lee, Chung Len ; Lei, Tan Fu
Author_Institution :
Vanguard Int. Semicond. Corp., Hsinchu, Taiwan
Volume :
43
Issue :
2
fYear :
1996
fDate :
2/1/1996 12:00:00 AM
Firstpage :
303
Lastpage :
310
Abstract :
This work proposes a stacked-amorphous-silicon (SAS) film as the gate structure of the p+ poly-Si gate pMOSFET to suppress boron penetration into the thin gate oxide. Due to the stacked structure, a large amount of boron and fluorine piled up at the stacked-Si layer boundaries and at the poly-Si/SiO2 interface during the annealing process, thus the penetration of boron and fluorine into the thin gate oxide is greatly reduced. Although the grain size of the SAS film is smaller than that of the as deposited polysilicon (ADP) film, the boron penetration can be suppressed even when the annealing temperature is higher than 950°C. In addition, the mobile ion contamination can be significantly reduced by using this SAS gate structure. This results in the SAS gate capacitor having a smaller flat-band voltage shift, a less charge trapping and interface state generation rate, and a larger charge-to-breakdown than the ADP gate capacitor. Also the Si/SiO2 interface of the p+ SAS gate capacitor is much smoother than that of the p+ SAS gate capacitor
Keywords :
MOSFET; amorphous semiconductors; annealing; boron; doping profiles; elemental semiconductors; ion implantation; semiconductor thin films; silicon; 950 C; ADP gate capacitor; SAS gate capacitor; Si/SiO2 interface; Si:B-SiO2; annealing; as deposited polysilicon film; boron penetration; charge trapping; charge-to-breakdown; dielectric degradation; flat-band voltage shift; gate oxide; grain size; interface state generation; mobile ion contamination; p+ poly-Si gate pMOSFET; stacked-amorphous-silicon film; Annealing; Boron; Capacitors; Contamination; Degradation; Dielectric thin films; Grain size; MOSFET circuits; Synthetic aperture sonar; Temperature;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.481732
Filename :
481732
Link To Document :
بازگشت