Title :
[110]-surface strained-SOI CMOS devices
Author :
Mizuno, Tomohisa ; Sugiyama, Naoharu ; Tezuka, Tsutomu ; Moriyama, Yoshihiko ; Nakaharai, Shu ; Takagi, Shin-ichi
Author_Institution :
MIRAI-AIST, Kawasaki, Japan
fDate :
3/1/2005 12:00:00 AM
Abstract :
We have newly developed [110]-surface strained-silicon-on-insulator (SOI) n- and p-MOSFETs on [110]-surface relaxed-SiGe-on-insulator substrates with the Ge content of 25%, fabricated by applying the Ge condensation technique to SiGe layers grown on [110]-surface SOI wafers. We have demonstrated that the electron and the hole mobility enhancement of [110]-surface strained-SOI devices amounts to 23% and 50%, respectively, against the mobilities of [110]-surface unstrained MOSFETs. As a result, the electron and the hole mobility ratios of [110]-surface strained-SOI MOSFETs to the universal mobility of (100)-surface bulk-MOSFETs increase up to 81% and 203%, respectively. Therefore, the current drive imbalance between n- and p-MOS can be reduced. Moreover, both the electron and the hole mobilities of the [110]-surface strained-SOIs strongly depend on the drain current flow direction, which is qualitatively explained by the anisotropic effective mass characteristics of the carriers on a [110]-surface Si. As a result, the [110]-surface strained-SOI technology with optimization of the current flow directions of n- and p-MOS is promising for realizing higher speed scaled CMOS.
Keywords :
CMOS integrated circuits; Ge-Si alloys; MOSFET; electron mobility; hole mobility; silicon-on-insulator; Ge condensation technique; SiGe; SiGe layers; [110]-surface strained-SOI CMOS devices; anisotropic effective mass characteristics; current drive imbalance; drain current flow direction; electron mobility enhancement; hole mobility enhancement; n-MOSFET; p-MOSFET; strained-silicon-on-insulator; surface relaxed-SiGe-on-insulator substrates; Anisotropic magnetoresistance; CMOS technology; Charge carrier processes; Effective mass; Electron mobility; Germanium silicon alloys; Helium; MOSFET circuits; Silicon germanium; Tensile strain; (110)-surface; Anisotropic effective mass; CMOS; mobility; strained-silicon-on-insulator (SOI);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2005.843894