DocumentCode :
1246767
Title :
Unified SOC test approach based on test data compression and TAM design
Author :
Iyengar, V. ; Chandra, A.
Author_Institution :
IBM Microelectron., Essex Junction, VT, USA
Volume :
152
Issue :
1
fYear :
2005
Firstpage :
82
Lastpage :
88
Abstract :
Test access mechanism (TAM) optimisation and test data compression lead to a reduction in test data volume and testing time for SOCs. In this paper, we integrate for the first time both these approaches into a single test methodology. We show how an integrated test architecture based on TAMs and test data decoders can be designed. The proposed approach offers considerable savings in test resource requirements. Two case studies using the integrated test architecture are presented. Experimental results on test data volume reduction, savings in test application time and the low test pin overheads for a benchmark SOC demonstrate the effectiveness of this approach.
Keywords :
integrated circuit testing; logic testing; system-on-chip; TAM optimisation; integrated test; single test methodology; test access mechanism; test application time; test data compression; test data volume reduction; test pin overheads; test resource requirements; testing time; unified SOC test approach;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20045030
Filename :
1404561
Link To Document :
بازگشت