DocumentCode :
1246769
Title :
Compression considerations in test access mechanism design
Author :
Gonciari, P.T. ; Rosinger, P. ; Al-Hashimi, B.M.
Author_Institution :
Electron. Syst. Design Group, Univ. of Southampton, UK
Volume :
152
Issue :
1
fYear :
2005
Firstpage :
89
Lastpage :
96
Abstract :
A low-cost test solution for core-based system-on-a-chip (SoC) comprises of test access mechanism (TAM) design - for facilitating access to the embedded cores - and the use of test data compression (TDC) methods - for reducing test resources. While most previous work has considered TAM design and TDC independently, this work analyzes the interrelations between the two, outlining that unless compression characteristics are integrated in the TAM design, test resource penalties may be incurred. This is due to the dependency of some TDC methods on test bus width and care bit density, both of which are related to test time, and hence to TAM design. Therefore, this paper analyzes the interactions between TDC and TAM, and highlights the compression characteristics which need to be considered in compression-driven TAM solutions for reducing test resource penalties. Furthermore, it also shows how an existing TAM design method can be enhanced toward a compression-driven solution.
Keywords :
data compression; integrated circuit testing; logic testing; system-on-chip; compression-driven TAM solution; core-based system-on-a-chip; embedded cores; low-cost test solution; test access mechanism design; test data compression methods; test resource penalty reduction;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20045043
Filename :
1404562
Link To Document :
بازگشت