Title :
A platform based bus-interleaved architecture for de-blocking filter in H.264/MPEG-4 AVC
Author :
Chang, Shih-Chien ; Peng, Wen-Hsiao ; Wang, Shih-Hao ; Chiang, Tihao
Author_Institution :
Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, we proposed a platform based bus-interleaved architecture for the de-blocking filter in H.264. Specifically, to efficiently use the bus bandwidth, we classify the filtering mode into 8 types and use an adaptive transmission scheme to avoid redundant data transfer. Moreover, to reduce the processing latency, we use a bus-interleaved architecture for conducting data transmission and parallel filtering. As compared to the state-of-the-art designs, our scheme offers 1.6x to 7x performance improvement. While clocking at 100 MHz, our design can support 2560×1280 @ 30 Hz processing throughput. The proposed design is suitable for low cost and real-time applications. Moreover, it can be easily applied in system-on-chip design.
Keywords :
adaptive signal processing; filtering theory; video coding; H.264/MPEG-4 AVC; adaptive transmission scheme; deblocking filter; filtering mode; loop filter; platform based bus-interleaved architecture; redundant data transfer; system-on-chip design; Adaptive filters; Automatic voltage control; Bandwidth; Clocks; Costs; Data communication; Delay; Filtering; MPEG 4 Standard; Throughput;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2005.1405728