DocumentCode :
1246988
Title :
Modeling ESD protection
Author :
Mohan, Nitin ; Kumar, Anil
Volume :
24
Issue :
1
fYear :
2005
Firstpage :
21
Lastpage :
24
Abstract :
This work presents the modeling and simulation of ESD circuit design protection. The electrostatic discharge (ESD) is a charge rebalancing process between two adjacent ICs. The ESD can cause IC failure during the manufacturing, the testing, the handling and the assembly of integrated circuits (ICs). ESD protection design methodology needs to be as systematic and transferable as possible. The empirical, trial and error method for creating ESD protection schemes is based on fabricating several test protection structures, gradually applying increasing voltage pulses and then measuring the functionality of the protection structures. This method is time consuming and destructive in nature. The model could be used to optimize the ESD circuit´s design and predict its protection performance. A combination of bias conditions and layout parameters could maximize the ESD robustness device. This optimization can be achieved by developing simulation tools for ESD circuits. ESD is a phenomenon that causes reliability problems and even permanent damages to the IC since the goal is to find the voltage and the current limits before the device fails permanently.
Keywords :
circuit optimisation; electrostatic discharge; failure analysis; integrated circuit layout; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; protection; ESD circuit design simulation; ESD protection modeling; ESD simulation tool; IC assembly; IC fabricating; IC failure; IC manufacturing; IC reliability; IC testing; bias condition; charge rebalancing process; electrostatic discharge; layout parameter; optimization; trial error method; voltage pulse; Assembly; Circuit simulation; Circuit synthesis; Circuit testing; Electrostatic discharge; Integrated circuit manufacture; Integrated circuit testing; Protection; Pulse measurements; Voltage;
fLanguage :
English
Journal_Title :
Potentials, IEEE
Publisher :
ieee
ISSN :
0278-6648
Type :
jour
DOI :
10.1109/MP.2005.1405797
Filename :
1405797
Link To Document :
بازگشت