Title :
Analytical test buffer design for differential signaling I/O buffers by error syndrome analysis
Author :
Baeg, Sanghyeon ; Chung, Sung Soo
Author_Institution :
Cisco Syst. Inc., San Jose, CA, USA
fDate :
3/1/2005 12:00:00 AM
Abstract :
This paper presents a novel input test buffer design methodology that is used for testing the differential signaling interconnects. The input test buffer is aimed to detect hardware failures in differential electrical connections. The input test buffer can also be used to check the differential signal´s connectivity such as, diagnosing the cable connections, detecting off-lined or un-powered connections. The strategy employed here is to analyze the fault syndromes instead of enumerating the defects to achieve high fault coverage. This analysis leads to defining the key design components comprising of an analog null detector that detects and preserves the fault information in the signal, and several digital engines that process this signal. Preserving the fault information is crucial, as the differential input/output (I/Os) are robust enough to mask the defective signal. The functionality of the test buffer is clearly defined such that the user can customize it to a specific I/O technology. The impact on performance and area are negligible. The proposed input test buffer design was implemented and verified in designs using regular current mode logic (CML) differential input buffers in the 0.13-/spl mu/m process. The results demonstrate comprehensive coverage for catastrophic defects. The fault detection capability is demonstrated through Spice based fault simulations.
Keywords :
SPICE; buffer circuits; current-mode logic; error analysis; fault simulation; high-speed integrated circuits; integrated circuit design; integrated circuit interconnections; integrated circuit testing; logic design; logic testing; 0.13 micron; I/O technology; Spice based fault simulation; analog null detector; catastrophic defects; current mode logic; differential electrical connections; differential signaling I/O buffers; differential signaling interconnects; digital engines; error syndrome analysis; fault detection; fault syndromes; hardware failure detection; input test buffer design; Design methodology; Detectors; Error analysis; Fault detection; Hardware; Information analysis; Logic testing; Signal analysis; Signal design; Signal processing; Differential input/output (I/Os); fault; high speed-interconnect; input test buffer; test;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2004.842899