Title :
A 2.17-dB NF 5-GHz-band monolithic CMOS LNA with 10-mW DC power consumption
Author :
Chiu, Hung-Wei ; Lu, Shey-Shi ; Lin, Yo-Sheng
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
3/1/2005 12:00:00 AM
Abstract :
Design principles of CMOS low-noise amplifiers (LNAs) for simultaneous input impedance and noise matching by tailoring device size for Ropt=50 Ω are introduced. It is found that Ropt close to 50 Ω can be obtained by using small devices (110 μm) and small currents (5 mA). Based on the proposed approach, CMOS LNAs with on-chip input and output matching networks on thin (∼20 μm) and normal (750 μm) substrates are implemented. It is found that the noise figure (NF) (3.0 dB) of the CMOS LNA at 5.2 GHz with 10-mW power consumption on the normal (750 μm) substrate can be reduced to 2.17 dB after the substrate is thinned down to ∼20 μm. The reduction of NF is attributed to the suppression of substrate loss of the on-chip inductors. The input return loss (S11) is smaller than -22 dB across the entire band of interest (5.15-5.35 GHz). An input 1-dB compression point (P1 dB) of -8.3 dBm and an input third-order intercept point of 0.8 dBm were also obtained for the LNA on the thin substrate.
Keywords :
CMOS integrated circuits; MMIC amplifiers; impedance matching; integrated circuit design; integrated circuit noise; 10 mW; 110 micron; 2.17 dB; 20 micron; 3 dB; 5 GHz; 5 mA; 5.15 to 5.35 GHz; 50 ohm; 750 micron; CMOS low noise amplifier; DC power consumption; impedance matching; integrated circuit design; monolithic CMOS LNA; on-chip inductors; on-chip input matching networks; on-chip output matching networks; Costs; Energy consumption; FCC; Impedance matching; Local area networks; Low-noise amplifiers; Network-on-a-chip; Noise figure; Noise measurement; Substrates; Low-noise amplifier (LNA); MOSFET amplifier; noise figure (NF); thin substrate;
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
DOI :
10.1109/TMTT.2004.842510