DocumentCode :
1248560
Title :
A 0.7-V 1.8-mW H.264/AVC 720p Video Decoder
Author :
Sze, Vivienne ; Finchelstein, Daniel F. ; Sinangil, Mahmut E. ; Chandrakasan, Anantha P.
Author_Institution :
Microsyst. Technol. Labs., Massachusetts Inst. of Technol., Cambridge, MA, USA
Volume :
44
Issue :
11
fYear :
2009
Firstpage :
2943
Lastpage :
2956
Abstract :
The H.264/AVC video coding standard can deliver high compression efficiency at a cost of increased complexity and power. The increasing popularity of video capture and playback on portable devices requires that the power of the video codec be kept to a minimum. This work implements several architecture optimizations such as increased parallelism, pipelining with FIFOs, multiple voltage/frequency domains, and custom voltage-scalable SRAMs that enable low voltage operation to reduce the power of a high-definition decoder. Dynamic voltage and frequency scaling can efficiently adapt to the varying workloads by leveraging the low voltage capabilities and domain partitioning of the decoder. An H.264/AVC Baseline Level 3.2 decoder ASIC was fabricated in 65-nm CMOS and verified. For high definition 720p video decoding at 30 frames per second (fps), it operates down to 0.7 V with a measured power of 1.8 mW, which is significantly lower than previously published results. The highly scalable decoder is capable of operating down to 0.5 V for decoding QCIF at 15 fps with a measured power of 29 muW.
Keywords :
CMOS memory circuits; SRAM chips; code standards; data compression; scaling circuits; video coding; ASIC; CMOS technology; H.264/AVC video coding standard; custom voltage-scalable SRAM; data compression efficiency; dynamic frequency scaling; dynamic voltage scaling; multiple voltage/frequency domains; portable devices; power 1.8 mW; power 29 muW; size 65 nm; video capture; video codec power; video playback; voltage 0.5 V; voltage 0.7 V; Automatic voltage control; Costs; Decoding; Dynamic voltage scaling; Low voltage; Pipeline processing; Power measurement; Video codecs; Video coding; Video compression; CMOS digital integrated circuits; CMOS memory circuits; H.264/AVC; SRAM chips; Video codecs; cache memories; low-power electronics;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2028933
Filename :
5308724
Link To Document :
بازگشت