DocumentCode :
1248974
Title :
Design of ADPLL for both large lock-in range and good tracking performance
Author :
Kim, Nam-Guk ; Ha, In-Joong
Author_Institution :
Dept. of Electr. Eng., Seoul Nat. Univ., South Korea
Volume :
46
Issue :
9
fYear :
1999
fDate :
9/1/1999 12:00:00 AM
Firstpage :
1192
Lastpage :
1204
Abstract :
This paper describes a new all-digital phase locked loop (ADPLL). The proposed ADPLL contains a frequency offset estimator and a phase-error estimator. Thereby, it can provide both large lock-in range and good tracking performance. Furthermore, it does not suffer severely from the phase jitter due to the quantization effect of the numerically controlled oscillator. In addition to some mathematical performance analysis, various simulation and experimental results are also presented to illuminate further the practical use and the excellent performance of the proposed ADPLL
Keywords :
digital phase locked loops; ADPLL design; all-digital phase locked loop; frequency offset estimator; lock-in range; numerically controlled oscillator; phase error estimator; phase jitter; quantization effect; tracking; Clocks; Disk drives; Disk recording; Encoding; Frequency estimation; Frequency modulation; Oscillators; Phase estimation; Phase locked loops; Phase modulation;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.793709
Filename :
793709
Link To Document :
بازگشت