DocumentCode :
1249018
Title :
A new register allocation scheme for low-power data format converters
Author :
Srivatsan, Kala ; Chakrabarti, Chaitali ; Lucke, Lori E.
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
46
Issue :
9
fYear :
1999
fDate :
9/1/1999 12:00:00 AM
Firstpage :
1250
Lastpage :
1253
Abstract :
In many applications, such as digital signal processing, data format converters (DFC) are used to reformat the data transferred between processing modules. Various methods have been proposed to synthesize DFC architectures while optimizing the number of registers used to store the data. In this brief, we present a new register allocation scheme which not only minimizes the number of registers, but also minimizes the power consumption in the DFC. Low-power DFC´s are synthesized by minimizing the transitions and interconnections between the registers used to store the data. We present both a heuristic and an integer linear programming formulation to solve the allocation problem. Our method shows significant improvement over precious techniques
Keywords :
data conversion; digital signal processing chips; integer programming; linear programming; low-power electronics; DFC architecture synthesis; digital signal processing; heuristic method; integer linear programming; low-power data format converter; register allocation; Digital signal processing; Digital-to-frequency converters; Energy consumption; Integrated circuit interconnections; Matrix converters; Power system interconnection; Registers; Signal processing algorithms; Signal synthesis; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.793717
Filename :
793717
Link To Document :
بازگشت