DocumentCode :
1255173
Title :
Individual flip-flops with gated clocks for low power datapaths
Author :
Lang, Tomas ; Musoll, Enric ; Cortadella, Jordi
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
Volume :
44
Issue :
6
fYear :
1997
fDate :
6/1/1997 12:00:00 AM
Firstpage :
507
Lastpage :
516
Abstract :
Energy consumption has become one of the important factors in digital systems, because of the requirement to dissipate this energy in high-density circuits and to extend the battery life in portable systems such as devices with wireless communication capabilities. Flip-flops are one of the most energy-consuming components of digital circuits. This paper presents techniques to reduce energy consumption by individually deactivating the clock when flip-flops do not have to change their value. Flip-flop structures are proposed and selection criteria given to obtain minimum energy consumption. The structures have been evaluated using energy models and validated by switch-level simulations. For the applications considered, significant energy reductions are achieved
Keywords :
CMOS logic circuits; flip-flops; timing; digital circuits; energy consumption reduction; energy models; energy-consuming components; flip-flops; gated clocks; low power datapaths; selection criteria; switch-level simulations; Batteries; CMOS technology; Circuit simulation; Clocks; Digital systems; Energy consumption; Flip-flops; Power system modeling; Registers; Wireless communication;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.592586
Filename :
592586
Link To Document :
بازگشت