DocumentCode :
1255495
Title :
Design, selection and implementation of a content-addressable memory for a VLSI CMOS chip architecture
Author :
Jones, S.
Author_Institution :
Sch. of Electron. Eng. Sci., Univ. Coll. of North Wales, Bangor, UK
Volume :
135
Issue :
3
fYear :
1988
fDate :
5/1/1988 12:00:00 AM
Firstpage :
165
Lastpage :
172
Abstract :
The paper reports an investigation into the design constraints, trade-offs and implementation issues involved in the design of a large content-addressable memory (CAM) for a VLSI CMOS high-speed associative chip architecture: the single chip array processing element SCAPE associative parallel processor. It includes results from a study into determining the general electrical and physical characteristics of a range of CAM cells; details from a case study of the SCAPE chip that predicts the performance of CAMs within a VLSI-based parallel processing computer system, together with the overall impact the CAM design has on the SCAPE chip performance; the selection and implementation engineering of the most cost-effective CAM design for the SCAPE chip.
Keywords :
CMOS integrated circuits; VLSI; content-addressable storage; parallel processing; VLSI CMOS chip architecture; VLSI-based parallel processing computer system; content-addressable memory; design; electrical characteristics; implementation; physical characteristics; selection; single chip array processing element SCAPE associative parallel processor;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
Filename :
6520
Link To Document :
بازگشت