DocumentCode :
1256051
Title :
Hybrid low-latency serial-parallel multiplier architecture
Author :
Al-Besher, B. ; Bouridane, A. ; Ashur, A.S. ; Crookes, D.
Author_Institution :
Dept. of Comput. Sci., Queen´´s Univ., Belfast, UK
Volume :
34
Issue :
2
fYear :
1998
fDate :
1/22/1998 12:00:00 AM
Firstpage :
141
Lastpage :
143
Abstract :
A novel low latency, most significant digit-first, signed digit multiplier architecture is presented. The design of the multiplier is based on a new 2 bit adder cell. Judicious deployment of latches in the circuit ensures that the multiplier operates on two coefficients of the multiplicand at the same time and produces one 2n digit product every 2n+3 cycles with an initial delay (latency) of three cycles. Comparison with existing multipliers has shown a superior performance of the proposed architecture
Keywords :
adders; cellular arrays; flip-flops; multiplying circuits; latches; latency; most significant digit-first; multiplicand coefficients; serial-parallel multiplier architecture; signed digit multiplier; two-bit adder cell;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19980093
Filename :
653159
Link To Document :
بازگشت