DocumentCode :
1256577
Title :
Fast clock synchroniser using initial phase presetting DPLL (IPP-DPLL) for burst signal reception
Author :
Ohno, Kizuku ; Adachi, Fumiyuki
Author_Institution :
NTT Radio Commun. Syst. Lab., Kanagawa-ken, Japan
Volume :
27
Issue :
21
fYear :
1991
Firstpage :
1902
Lastpage :
1904
Abstract :
A fast clock synchroniser that quickly adjusts the initial phase of the DPLL output clock to the input signal (receiver detector output) at the beginning of acquisition is proposed for burst QDPSK signal reception. The synchroniser performance is given in terms of nondetection rate (NDR) of the unique word following the clock synchronisation preamble. Measured results clearly indicate that the proposed synchroniser achieves faster synchronisation than the conventional binary quantised DPLL clock synchroniser.
Keywords :
digital radio systems; mobile radio systems; phase shift keying; phase-locked loops; reception; synchronisation; DPLL output clock; burst QDPSK signal reception; burst signal reception; clock synchroniser; digital PLL; fast clock synchroniser; initial phase presetting; mobile radio channels; nondetection rate; synchroniser performance;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19911181
Filename :
98837
Link To Document :
بازگشت