DocumentCode :
1257883
Title :
Hardware-efficient pipelined programmable FIR filter design
Author :
Chang, T.-S. ; Jen, C.-W.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
148
Issue :
6
fYear :
2001
fDate :
11/1/2001 12:00:00 AM
Firstpage :
227
Lastpage :
232
Abstract :
With the increasing demand for video-signal processing and transmission, high-speed programmable FIR filters are required for real-time processing. This paper presents a hardware-efficient pipelined FIR architecture with programmable coefficients. FIR operations are first reformulated into multi-bit DA form at an algorithm level. Then, at the architecture level, the (p, q) compressor, instead of Booth encoding or RAM implementation, is used for high-speed operation. Due to the simple architecture, we can easily pipeline the proposed FIR filter to the adder level and save up to half of the cost of previous designs without sacrificing performance. The presented design is useful for bit-parallel input design, which can save 36.7% of the area cost compared with previous approaches
Keywords :
FIR filters; digital filters; pipeline processing; programmable filters; real-time systems; video signal processing; algorithm level; architecture level; bit-parallel input design; compressor; hardware-efficient pipelined programmable FIR filter design; high-speed programmable FIR filters; multi-bit DA form; programmable coefficients; real-time processing; video signal processing; video signal transmission;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20010726
Filename :
988806
Link To Document :
بازگشت