DocumentCode :
1257958
Title :
Improvement of Read Margin and Its Distribution by V_{\\rm TH} Mismatch Self-Repair in 6T-SRAM With Asymmetric Pass Gate Transistor Formed by Post-Process Local Electron Inj
Author :
Miyaji, Kousuke ; Tanakamaru, Shuhei ; Honda, Kentaro ; Miyano, Shinji ; Takeuchi, Ken
Author_Institution :
Dept. of Electr. Eng. & Inf. Syst., Univ. of Tokyo, Tokyo, Japan
Volume :
46
Issue :
9
fYear :
2011
Firstpage :
2180
Lastpage :
2188
Abstract :
A VTH mismatch self-repair scheme in 6T-SRAM with asymmetric pass gate transistor by post-process local electron injection is proposed. Local electron injection is automatically and simultaneously achieved to either pass gate transistor that most increases the read margin for each cell without investigating its characteristics. The proposed asymmetric VTH shift is twice as large as the conventional scheme without process and cell area penalty. Measurement results show 20% increase in SNM without write degradation by the asymmetric PG transistor. The proposed scheme also enhances the minimum read margin by 70% while reducing read margin distribution by 20%, thanks to the self-repair function.
Keywords :
SRAM chips; circuit stability; transistors; 6T-SRAM; VTH mismatch self-repair scheme; asymmetric PG transistor; asymmetric pass gate transistor; post-process local electron injection; read margin distribution; Arrays; Logic gates; Random access memory; Semiconductor device measurement; Stability analysis; Stress; Transistors; SRAM; asymmetric pass gate transistor; local electron injection; self-repair; variability;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2147030
Filename :
5930333
Link To Document :
بازگشت