DocumentCode :
12580
Title :
An Investigation of Single-Event Effects and Potential SEU Mitigation Strategies in Fourth-Generation, 90 nm SiGe BiCMOS
Author :
Lourenco, Nelson E. ; Phillips, Stanley D. ; England, Troy D. ; Cardoso, Adilson S. ; Fleetwood, Zachary E. ; Moen, Kurt A. ; McMorrow, Dale ; Warner, Jeffrey H. ; Buchner, Stephen P. ; Paki-Amouzou, Pauline ; Pekarik, Jack ; Harame, D. ; Raman, Ashok ; T
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
60
Issue :
6
fYear :
2013
fDate :
Dec. 2013
Firstpage :
4175
Lastpage :
4183
Abstract :
The single-event effect sensitivity of fourth-generation, 90 nm SiGe HBTs is investigated. Inverse-mode, ≥1.0 Gbps SiGe digital logic using standard, unoptimized, fourth-generation SiGe HBTs is demonstrated and the inverse-mode shift register exhibited a reduction in bit-error cross section across all ion-strike LETs. Ion-strike simulations on dc calibrated, 3-D TCAD SiGe HBT models show a reduction in peak current transient magnitude and a reduction in overall transient duration for bulk SiGe HBTs operating in inverse mode. These improvements in device-level SETs are attributed to the electrical isolation of the physical emitter from the subcollector-substrate junction and the high doping in the SiGe HBT base and emitter, suggesting that SiGe BiCMOS technology scaling will drive further improvements in inverse-mode device and circuit-level SEE. Two-photon absorption experiments at NRL support the transient mechanisms described in the device-level TCAD simulations. Fully-coupled mixed-mode simulations predict large improvements in circuit-level SEU for inverse-mode SiGe HBTs in multi-Gbps, inverse-mode digital logic.
Keywords :
BiCMOS integrated circuits; Ge-Si alloys; heterojunction bipolar transistors; radiation hardening (electronics); semiconductor device models; semiconductor materials; shift registers; technology CAD (electronics); HBT; SiGe; bit-error cross-section reduction; circuit-level SEE; dc calibrated 3D TCAD HBT models; device-level TCAD simulations; electrical isolation; fourth-generation BiCMOS; fully-coupled mixed-mode simulations; inverse-mode device; inverse-mode digital logic; inverse-mode shift register; ion-strike LET; ion-strike simulations; peak current transient magnitude; physical emitter; potential SEU mitigation strategy; single-event effect sensitivity; size 90 nm; subcollector-substrate junction; transient mechanisms; Heterojunction bipolar transistors; Radiation hardening (electronics); Shift registers; Silicon germanium; Single event upsets; Transient analysis; Inverse-mode operation; SEE; SET; SEU; SiGe HBT; TCAD; mixed-mode simulation; radiation hardening; single-event effects; single-event transient; single-event upset;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2013.2290301
Filename :
6678815
Link To Document :
بازگشت