DocumentCode :
1258113
Title :
Two-Stage Degradation of p-Channel Poly-Si Thin-Film Transistors Under Dynamic Negative Bias Temperature Stress
Author :
Zhou, Jie ; Wang, Mingxiang ; Wong, Man
Author_Institution :
Dept. of Microelectron., Soochow Univ., Suzhou, China
Volume :
58
Issue :
9
fYear :
2011
Firstpage :
3034
Lastpage :
3041
Abstract :
Degradation of p-channel poly-Si thin-film transistors under dynamic negative bias temperature (NBT) stress has been studied. A two-stage degradation behavior is observed under the dynamic NBT stress. Device threshold voltage (Vth) shifts toward positive values in the first stage to more negative values in the second stage. The capacitance-voltage characteristic indicates a negative-charge generation in the gate oxide during the dynamic NBT stress, which is responsible for the positive Vth shift, while the well-known dc NBT instability effect causes the negative Vth shift. The dynamic effect is more significant under dynamic NBT stress with shorter pulse falling time and/or higher pulse amplitude. A degradation mechanism is proposed to explain the negative-charge generation under the dynamic NBT stress.
Keywords :
elemental semiconductors; semiconductor device reliability; silicon; thermal stresses; thin film transistors; Si; capacitance-voltage characteristic; dc NBT instability effect; dynamic NBT stress; dynamic negative bias temperature stress; gate oxide; negative charge generation; p-channel polysilicon thin film transistor; threshold voltage; two-stage degradation; Degradation; Impact ionization; Logic gates; Silicon; Stress; Thin film transistors; Threshold voltage; Dynamic effect; negative bias temperature (NBT) instability (NBTI); polycrystalline silicon (poly-Si) thin-film transistors (TFTs);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2158582
Filename :
5930357
Link To Document :
بازگشت