DocumentCode :
1261052
Title :
Mixed FBB/RBB: A Novel Low-Leakage Technique for FinFET Forced Stacks
Author :
Baccarin, Davide ; Esseni, David ; Alioto, Massimo
Author_Institution :
Dipt. di Ing. Elettr., Gestionale e Meccanica, Univ. of Udine, Udine, Italy
Volume :
20
Issue :
8
fYear :
2012
Firstpage :
1467
Lastpage :
1472
Abstract :
In this paper, a novel technique to reduce the leakage current of FinFET forced stacks under a given delay constraint is presented. This technique takes advantage of the unique feature of four-terminal FinFETs allowing different transistors to have separately tunable back bias voltages. In this work, a reverse back bias voltage is applied to one of the two stacked transistors to reduce its leakage at the cost of a delay penalty, whereas a forward back bias voltage is applied to the other one to compensate this delay degradation. The technique is assessed by means of mixed device-circuit simulations for FinFETs that are representative of 40- and 27-nm technology generations. Results show that a leakage reduction by up to 50× can be achieved as compared with traditional transistor stacks, while keeping same speed, dynamic energy, and sensitivity to process/voltage/temperature variations.
Keywords :
MOSFET; leakage currents; nanotechnology; FinFET forced stacks; delay constraint; forward back bias; four-terminal FinFET; leakage current; low-leakage technique; mixed FBB/RBB; mixed device-circuit simulations; nanotechnology generations; reverse back bias voltage; size 27 nm; size 40 nm; stacked transistors; tunable back bias voltage; CMOS integrated circuits; Delay; FinFETs; Inverters; Logic gates; Threshold voltage; Back biasing (BB); FinFET; VLSI; digital circuits; forced stacks; leakage;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2158614
Filename :
5934621
Link To Document :
بازگشت