DocumentCode :
1265558
Title :
DRAM Yield Analysis and Optimization by a Statistical Design Approach
Author :
Li, Yan ; Schneider, Helmut ; Schnabel, Florian ; Thewes, Roland ; Schmitt-Landsiedel, Doris
Author_Institution :
Lehrstuhl Tech. Elektron., Tech. Univ. Munich, Munich, Germany
Volume :
58
Issue :
12
fYear :
2011
Firstpage :
2906
Lastpage :
2918
Abstract :
In this paper the electric yield of DRAM core circuits is investigated by means of a statistical approach that incorporates a hierarchical linear Gaussian model for the DRAM core sensing process and a lognormal distribution model for the DRAM cell leakage. Analytical yield expressions are obtained and found to be dominated by two independent sources-either the lognormal distribution of the cell leakage components or the Gaussian distribution depending on the array structural parameters, parasitic, and the sense amplifier offset voltage. Analytical yield analysis is conducted for several different DRAM architectures and compared to measurements from signal margin analysis and data retention tests. The yield model is found to be very accurate. Thanks to the short computation time, it can be easily applied to the analysis and yield optimization of novel array structures, DRAM cell leakage analysis, sense amplifier offset voltage requirements, and core supply voltage optimization. It also paves the way for the design for yield of other memory circuits.
Keywords :
DRAM chips; Gaussian processes; amplifiers; circuit optimisation; integrated circuit yield; log normal distribution; DRAM cell leakage; DRAM core circuits; DRAM core sensing; DRAM yield analysis; Gaussian distribution; array structural parameters; data retention tests; electric yield; linear Gaussian model; lognormal distribution; optimization; sense amplifier offset voltage; signal margin analysis; statistical design; CMOS memory circuits; DRAM chips; Gaussian processes; Integrated circuit yield; Yield estimation; DRAM; Design for yield; memory; retention; signal margin; statistical variations; variation; yield;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2157741
Filename :
5941017
Link To Document :
بازگشت