DocumentCode :
1266112
Title :
Fast Timing-Model Independent Buffered Clock-Tree Synthesis
Author :
Shih, Xin-Wei ; Chang, Yao-Wen
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
31
Issue :
9
fYear :
2012
Firstpage :
1393
Lastpage :
1404
Abstract :
In high-performance synchronous chip design, a buffered clock tree with small clock skew is essential for improving clocking speed. Due to the insufficient accuracy of timing models for modern chip design, embedding simulation into a clock-tree synthesis flow becomes inevitable. Consequently, the running time for clock-tree synthesis becomes prohibitively huge as the complexity of chip designs grows rapidly. To construct a buffered clock tree efficiently, we propose an efficient timing-model independent approach to perform skew minimization by structural optimization. To achieve the goal, a novel clock-tree structure, called symmetrical structure, is presented. At each level of a symmetrical clock tree, the number of branches, the wirelength, and the inserted buffers are almost the same. It is natural that the clock skew could be minimized if the configurations of all paths from the clock source to sinks are similar. By symmetrically constructing a clock tree, the clock skew can be minimized without referring to simulation information. Experimental results show that our approach can not only efficiently construct a buffered clock tree but also effectively minimize clock skew with marginal wiring overheads. Based on a set of commonly used IBM benchmarks, e.g., a state-of-the-art work without (with) ngspice simulation results in averagely 10.04X (3.44X) clock skew and requires 163X (61906X) running time over our approach.
Keywords :
clocks; integrated circuit design; timing circuits; clock skew; clock source; clock-tree structure; clock-tree synthesis flow; clocking speed; high-performance synchronous chip design; marginal wiring overhead; skew minimization; structural optimization; symmetrical clock tree; symmetrical structure; timing-model independent approach; timing-model independent buffered clock-tree synthesis; wirelength; Chip scale packaging; Clocks; Delay; Minimization; Synchronization; Wires; Clock skew; clock-tree synthesis; physical design; timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2012.2191554
Filename :
6269968
Link To Document :
بازگشت