Title :
Silicon single-electron transistors with sidewall depletion gates and their application to dynamic single-electron transistor logic
Author :
Kim, Dae Hwan ; Sung, Suk-Kang ; Kim, Kyung Rok ; Lee, Jong Duk ; Park, Byung-Gook ; Choi, Bum Ho ; Hwang, Sung Woo ; Ahn, Doyeol
Author_Institution :
Inter-University Semicond. Res. Center, Seoul Nat. Univ., South Korea
fDate :
4/1/2002 12:00:00 AM
Abstract :
Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon-on-insulator nanometer-scale wire are proposed and fabricated, using the combination of the conventional lithography and process technology. Clear Coulomb oscillation originated from the two electrically induced tunnel junctions and the single Si island between them is observed at 77 K. The island size dependence of the electrical characteristics shows the good controllability and reproducibility of the proposed fabrication method. Furthermore, the device characteristics are immune to gate bias conditions, and the position of Coulomb oscillation peak is controlled by the sidewall depletion gate voltage, without the additional gate electrode. Based on the current switching by sidewall gate voltage, the basic operation of the dynamic four-input multifunctional SET logic circuit is demonstrated at 10 K. The proposed SET offers the feasibility of the device design and optimization for SET logic circuits, in that its device parameters and circuit parameters are controllable by the conventional VLSI technology
Keywords :
Coulomb blockade; cryogenic electronics; elemental semiconductors; logic circuits; logic gates; nanotechnology; semiconductor technology; silicon; single electron transistors; 10 K; 77 K; Coulomb oscillation; SOI nanometer-scale wire; Si; Si SETs; Si single-electron transistors; conventional VLSI technology; conventional lithography; conventional process technology; current switching; depletion gate voltage; dynamic SET logic circuit; electrical characteristics; electrically induced tunnel junctions; fabrication method; four-input multifunctional SET logic circuit; gate bias conditions; island size dependence; sidewall depletion gates; single Si island; Controllability; Electric variables; Fabrication; Lithography; Logic circuits; Reproducibility of results; Silicon on insulator technology; Single electron transistors; Voltage control; Wire;
Journal_Title :
Electron Devices, IEEE Transactions on