DocumentCode :
1267026
Title :
Gate-Pitch Optimization for Circuit Design Using Strain-Engineered Multifinger Gate Structures
Author :
Alam, Naushad ; Anand, Bulusu ; Dasgupta, S.
Author_Institution :
ECE Dept., Indian Inst. of Technol. Roorkee, Roorkee, India
Volume :
59
Issue :
11
fYear :
2012
Firstpage :
3120
Lastpage :
3123
Abstract :
Optimal transistor sizing and layout using multifinger gate structures (MFGSs) in mechanical stress-engineered CMOS technology is a major issue. We observe that the pull-down and pull-up delay of an inverter using seven-fingered devices with fan-out-of-four (FO4) load increases by ~ 9% and ~ 14%, respectively, compared with the FO4 delay of a reference inverter using single-finger gate structure. On the other hand, doubling gate-pitch in the above inverter improves the pull-down and pull-up delay by ~ 18% and ~ 23%, respectively, compared with the delay of the reference inverter. In this brief, we present a methodology of transistor sizing and layout optimization for MFGSs in stress-engineered CMOS circuits. For this, we derive and validate a modified model of logical effort (LE), where LE is expressed as a function of the number of fingers (NF) and gate-pitch (Lpp). Using our model, we reduce the error in the estimated delay of a four-stage buffer with FO4 from ~ 9% to ~ 1%. Using our methodology, we improve the circuit performance by 7%.
Keywords :
CMOS integrated circuits; circuit optimisation; integrated circuit layout; circuit design; doubling gate-pitch; fan-out-of-four load; four-stage buffer; gate-pitch optimization; layout optimization; logical effort; mechanical stress-engineered CMOS technology; optimal transistor layout; optimal transistor sizing; pull-down delay; pull-up delay; reference inverter; seven-fingered devices; single-finger gate structure; strain-engineered multifinger gate structures; stress-engineered CMOS circuits; Delay; Integrated circuit modeling; Inverters; Logic gates; Noise measurement; Semiconductor device modeling; CESL; TCAD; embedded SiC (eSiC); embedded SiGe (eSiGe); logical effort (LE); multifinger gate structure (MFGS); strain engineering;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2012.2210426
Filename :
6272335
Link To Document :
بازگشت