Title :
New distributed arithmetic algorithm and its application to IDCT
Author :
Chang, T.-S. ; Chen, C. ; Jen, C.-W.
Author_Institution :
Dept. of Electron. Eng., Chiao Tung Univ., Hsinchu, Taiwan
fDate :
8/1/1999 12:00:00 AM
Abstract :
Distributed arithmetic (DA) has been widely used to implement inner product computations with a fixed input. Conventional ROM-based DA suffers from large ROM requirements. A new DA algorithm is proposed that expands the fixed input instead of the variable input into bit level as in ROM-based DA. Thus the new DA algorithm can take advantage of shared partial sum-of-products and sparse nonzero bits in the fixed input to reduce the number of computations. Unlike ROM-based DA that stores the precomputed results the new DA algorithm uses a predefined structure to compute results. When applied to a 1-D eight-point DCT system the new DA algorithm only needs 30% of hardware area and has faster speed as compared with ROM based DA. To illustrate the efficiency of the proposed algorithm a 2-D IDCT chip was implemented using 0.8 μm SPDM CMOS technology. The chip with size 4575×5525 μm can deliver a processing rate of 50 Mpixels per second
Keywords :
CMOS digital integrated circuits; VLSI; digital signal processing chips; discrete cosine transforms; distributed arithmetic; 0.8 micron; 1D eight-point DCT system; IDCT; ROM-based DA; SPDM CMOS technology; bit level; distributed arithmetic algorithm; hardware area; inner product computations; inverse DCT; processing rate; shared partial sum-of-products; sparse nonzero bits; variable input;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19990537