Title :
A Flexible 500 MHz to 3.6 GHz Wireless Receiver with Configurable DT FIR and IIR Filter Embedded in a 7b 21 MS/s SAR ADC
Author :
Lin, David T. ; Li, Li ; Farahani, Shahin ; Flynn, Michael P.
Author_Institution :
Univ. of Michigan, Ann Arbor, MI, USA
Abstract :
A flexible, software-configurable wireless receiver is implemented in 65 nm CMOS. The receive chain consists of wideband LNA and mixer, baseband amplifiers, and a 7-bit 21 MS/s filtering SAR ADC. This filtering ADC embeds a highly-integrated and configurable DT FIR/IIR filter to replace dedicated filtering stages. The tap length and coefficients of the embedded FIR filter are configurable from 16 to 64 taps and 0 to 6 units, respectively. Interleaving of the SAR and DT filter sampling processes in the ADC maximizes the conversion rate and facilitates IIR filtering. The prototype receiver supports several standards and bands. In packet tests, the prototype exceeds the sensitivity and jammer resistance requirements of both the 915 MHz and 2450 MHz bands of IEEE 802.15.4 while consuming 4.0 mW and 5.5 mW, respectively. The receiver is also demonstrated with the DSSS specification of IEEE 802.11.
Keywords :
CMOS integrated circuits; FIR filters; IIR filters; UHF integrated circuits; analogue-digital conversion; field effect MMIC; filtering theory; radio receivers; signal sampling; software radio; CMOS process; DT filter sampling process; IEEE 802.11; IEEE 802.15.4; SAR ADC; baseband amplifiers; configurable DT FIR-IIR filter; embedded FIR filter; flexible software-configurable wireless receiver; frequency 500 MHz to 3.6 GHz; jammer resistance; mixer; power 4.0 mW; power 5.5 mW; tap length; wideband LNA; word length 7 bit; Baseband; Capacitors; Finite impulse response filter; Prototypes; Receivers; Wireless communication; Analog discrete-time filter; SAR ADC; configurable filter; wireless receiver;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2012.2206457