DocumentCode :
1270206
Title :
Accurate prediction of quality metrics for logic level designs targeted toward lookup-table-based FPGAs
Author :
Xu, Min ; Kurdahi, Fadi J.
Author_Institution :
Y Explorations Inc., Irvine, CA, USA
Volume :
7
Issue :
4
fYear :
1999
Firstpage :
411
Lastpage :
418
Abstract :
The importance of efficient area and timing estimation techniques is well-established in high-level synthesis (HLS) since it allows more efficient exploration of the design space while providing HLS tools with the capability of predicting the effects of technology-specific tools on the design space. Much of the previous work has focused on estimation techniques that use very simple cost models based solely on the gate and/or literal count. Those models are not accurate enough to allow effective design space exploration since the effects of interconnect can indeed dominate the final design cost. The situation becomes even worse when the design is targeted to field-programmable gate array (FPGA) technologies since the wire delay may contribute up to 60% of the overall design delay. In this paper, we present an approach of estimating area and timing for lookup-table-based FPGAs that takes into account not only gate area and delay, but also the wiring effects. We select the Xilinx XC4000 series as our main concentration because of their popularity. We tested our estimator with several benchmarks and the results show that we receive accurate area and timing estimates efficiently.
Keywords :
field programmable gate arrays; high level synthesis; logic partitioning; minimisation of switching nets; table lookup; timing; Xilinx XC4000 series; accurate prediction; area estimation; design space; high-level synthesis; logic level designs; lookup-table-based FPGA; quality metrics; technology mapping; technology-specific tools; timing estimation; wire delay; Costs; Delay effects; Delay estimation; Field programmable gate arrays; High level synthesis; Logic design; Space exploration; Space technology; Timing; Wire;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.805748
Filename :
805748
Link To Document :
بازگشت