Title :
Multistack optimization for data-path chip layout
Author :
Luk, Wing K. ; Dean, Alvar A.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fDate :
1/1/1991 12:00:00 AM
Abstract :
A special multistack structure and optimization technique to partition, place, and wire the data-path macros in the form of the multistack structure are described, taking into account the connectivity of all the chip logic (data path, control logic, chip drivers, on-chip memory). The overall objective is: to fit the circuits within the chip boundary; to ensure data-path internal wirability; as well as external stack wirability to the other circuits; and to minimize wire lengths for wirability and timing. A tool for automatic multistack optimization has been implemented and applied successfully to layout high-density data path chips
Keywords :
VLSI; circuit layout CAD; logic CAD; microprocessor chips; optimisation; C language; VLSI; chip drivers; connectivity; control logic; data-path chip layout; data-path macros; external stack wirability; internal wirability; microprocessor chips; multistack structure; on-chip memory; optimization; timing; Design automation; Driver circuits; Logic; Microprocessors; Reduced instruction set computing; Registers; Timing; Very large scale integration; Wire; Wiring;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on