DocumentCode :
1271116
Title :
Shallow p/sup +/n junctions formed by using a two-step annealing scheme with low thermal budget
Author :
Juang, M.H. ; Harn, S.C.
Author_Institution :
Dept. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
20
Issue :
12
fYear :
1999
Firstpage :
618
Lastpage :
620
Abstract :
Shallow p/sup +/n junctions have been formed by directly implanting BF/sub 2/ dopant into the Si substrate and then treating the samples by an annealing scheme with low thermal budget. A junction leakage smaller than 10 nA/cm/sup 2/ can be achieved by an annealing scheme that employs low-temperature long-time furnace annealing (FA) at 600/spl deg/C for 3 h followed by medium-temperature rapid thermal annealing (RTA) at 800/spl deg/C for 30 s. No considerable dopant diffusion is observed by using this low-thermal-budget annealing process. In addition, a moderate low-temperature annealing time of about 2-3 h should be employed to optimize the shallow p/sup +/n junction formed by this scheme. However, the annealing process that employs medium-temperature RTA followed by low-temperature FA treatment produces worse junctions than the annealing scheme that employs long-time FA at 600/spl deg/C followed by RTA at 800/spl deg/C.
Keywords :
annealing; boron compounds; elemental semiconductors; ion implantation; p-n junctions; rapid thermal annealing; silicon; 600 C; 800 C; BF/sub 2/ dopant implantation; Si substrate; Si:BF/sub 2/; furnace annealing; leakage current; low-temperature long-time annealing; rapid thermal annealing; shallow p/sup +/n junction; thermal budget; two-step annealing; Boron; Fabrication; Furnaces; Implants; MOSFET circuits; Rapid thermal annealing; Rapid thermal processing; Silicides; Space technology; Temperature;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.806103
Filename :
806103
Link To Document :
بازگشت