Title :
Scheduling semiconductor device test operations on multihead testers
Author :
Freed, Tali ; Leachman, Robert C.
Author_Institution :
Dept. of Ind. Eng. & Oper. Res., California Univ., Berkeley, CA, USA
fDate :
11/1/1999 12:00:00 AM
Abstract :
Past attempts to devise scheduling methods for the device test operations of semiconductor manufacturing firms fail to address a significant characteristic of multiple-head test systems-the dependency of processing rates on the lots processed simultaneously on the testers. Since the problem has never been modeled accurately in the scheduling literature, feasibility and performance of previously proposed scheduling methodologies for multihead testers may not be accurately assessed. In this paper, we describe the multihead tester scheduling problem, present an enumeration solution procedure, and illustrate the problems of previously suggested tester scheduling algorithms
Keywords :
integrated circuit manufacture; integrated circuit testing; production control; production testing; enumeration solution procedure; multihead testers; processing rates; semiconductor device test operations; tester scheduling algorithms; Assembly; Central Processing Unit; Job shop scheduling; Lead; Manufacturing processes; Scheduling algorithm; Semiconductor device manufacture; Semiconductor device testing; Semiconductor devices; System testing;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on