DocumentCode :
1271603
Title :
Design of a fast radix-4 SRT divider and its VLSI implementation
Author :
Wey, C.-L. ; Wang, C.-P.
Author_Institution :
Dept. of Electr. Eng., Michigan State Univ., East Lansing, MI, USA
Volume :
146
Issue :
4
fYear :
1999
fDate :
7/1/1999 12:00:00 AM
Firstpage :
205
Lastpage :
210
Abstract :
The design of a fast divider is an important issue in high-speed computing. The paper presents a fast radix-4 SRT division architecture. Instead of finding the correct quotient digit, an estimated quotient digit is first speculated. The speculated quotient digit is used to simultaneously compute the two possible partial remainders for the next step while the quotient digit is being corrected. Thus, this two-step process does not influence the overall speed. Since the decision-making circuits can be implemented with simple gate structures, the proposed divider offers fast speed operation. Based on the physical layout, the circuit takes 247 ns for a double precision division (56 bits for fraction part), where the 2 μm CMOS technology in MAGIC is employed and simulated
Keywords :
CMOS integrated circuits; VLSI; digital arithmetic; dividing circuits; logic design; CMOS technology; MAGIC; VLSI implementation; decision-making circuits; fast radix-4 SRT divider; partial remainders; quotient digit;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19990524
Filename :
806223
Link To Document :
بازگشت