Title :
Row-linear feedback shift register-column x-masking technique for simultaneous testing of many-core system chips
Author :
Wang, W.-C. ; Hsu, Chia-Yin ; Li, Jie ; Sung, Y.-C. ; Rao, Akhila ; Wang, L.-T.
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
7/1/2011 12:00:00 AM
Abstract :
This study presents a row-linear feedback shift register-column (RLC) masking technique that is capable of handling many unknowns in the test responses. The proposed technique takes advantage that most unknowns are locally clustered after the test compactor. With three novel masking mechanisms [direct row, direct column and linear feedback shift register (LFSR) column masking], RLC masks all unknowns in test responses using a very short LFSR. Experiments on a real design show that the proposed technique is able to mask up to 7.38% unknowns with only 0.61% fault coverage loss. By providing a very high test response compaction ratio, RLC masking technique enables massive parallel testing of many-core system chips.
Keywords :
integrated circuit testing; microprocessor chips; shift registers; RLC masking technique; direct column masking mechanisms; direct row masking mechanisms; many-core system chips; parallel testing; row-linear feedback shift register-column x-masking technique; simultaneous testing;
Journal_Title :
Computers & Digital Techniques, IET
DOI :
10.1049/iet-cdt.2010.0041