Title :
A video encoder/decoder architecture for consumer-use HD-DVCRs
Author :
An, Sang Ju ; Oh, Heung Chul ; Lee, Tae Young ; Lee, Yong Hwan ; Lee, Yong Surk
Author_Institution :
Dept. of Electron. Eng., Yonsei Univ., Seoul, South Korea
fDate :
8/1/1997 12:00:00 AM
Abstract :
In this paper, we propose a video encoder/decoder architecture for HD-DVCRs based on the specifications of consumer-use digital VCRs. To reduce hardware complexity a novel quantizing number (QNO) selection algorithm and a flexible memory mapping method are developed. Within a few predicted candidates, one QNO is selected for a segment adaptively using a non-zero symbol counter and a target symbol modification. Each macroblock´s QNO is then determined based on the selected segment QNO. The arranging algorithm of a segment is implemented with minimal memory using flexible block mapping. Most of the hardware including memory is shared both in the encoding and decoding process. The proposed architecture is described using Verilog-HDL and its functionality is verified with four types of pictures
Keywords :
communication complexity; consumer electronics; digital television; high definition television; video codecs; video tape recorders; QNO selection algorithm; Verilog-HD; arranging algorithm; consumer-use HD-DVCRs; consumer-use digital VCR; flexible block mapping; flexible memory mapping method; functionality; hardware complexity; nonzero symbol counter; pictures; quantizing number selection algorithm; segment; specifications; target symbol modification; video encoder/decoder architecture; Decoding; Degradation; Delay; Discrete cosine transforms; Hardware; Image quality; Image segmentation; Quantization; TV; Video equipment;
Journal_Title :
Consumer Electronics, IEEE Transactions on